





# **Computers Fundamentals**

Subject 3. Basic combinatorial blocks

# Aims and objectives



- At the end of the subject the student should know how works the following combinatorial circuits
  - Decoders
  - Encoders
  - Multiplexors
  - Demultiplexors



### **Outline**



- 1. Introduction
- 2. Decoders
  - 1. Binary decoders
  - 2. Composition of binary decoders
  - 3. Non binary decoders
- 3. Encoders
- 4. Multiplexors
  - 1. Composition of multiplexors
  - 2. Data multiplexors of *n* bits
- 5. Demultiplexors



Introduction FCC

 The basic foundations of design and implementation of digital circuits using gates have been studied in subject
 2.

 In this subject such foundations will be applied in order to understand how works and how are implemented the most used combinatorial circuits.



Introduction



- Basic combinatorial circuits implement simple circuits
  - They can be found implemented into commercial Integrated Circuits (ICs)
- Combinatorial circuits are very important because they are the basic building blocks from which the functional units of a computer are designed



Introduction



- Combinatorial circuit:
  - The relationship between the inputs and the outputs of combinatorial circuits can be expressed as a logic function
  - At any given time, the outputs depends only and exclusively on the value of the inputs
- Logic-gates generate delays between the inputs and the outputs (measured in nanosec.)
  - In real combinatorial circuits, changes in the inputs are manifested on the outputs after a delay
  - The delay depends on the technology used to implement logic, the level of the circuit and the kind of logic gates used.



**Decoders** 





- Binary decoders
  - m inputs,  $n = 2^m$  outputs (2 to 4, 3 to 8, 4 to 16)
  - They are very useful for enabling circuits
- Decoders from BCD to 7 segments LEDS
  - 4 inputs, 7 outputs
- Decoders from BCD to decimal
  - 4 inputs,10 outputs



### **Decoders**



# Binary decoders



| Inp | Inputs |    | Outputs |    |    |  |  |
|-----|--------|----|---------|----|----|--|--|
| В   | Α      | S3 | S2      | S1 | S0 |  |  |
| 0   | 0      | 0  | 0       | 0  | 1  |  |  |
| 0   | 1      | 0  | 0       | 1  | 0  |  |  |
| 1   | 0      | 0  | 1       | 0  | 0  |  |  |
| 1   | 1      | 1  | 0       | 0  | 0  |  |  |

Ouputs are mutually exclusive



Binary decoders used to enable devices:



**Decoders** 

### Design of a binary decoder

| Inp | Inputs |    | Outputs |    |    |  |  |
|-----|--------|----|---------|----|----|--|--|
| В   | Α      | S3 | S2      | S1 | S0 |  |  |
| 0   | 0      | 0  | 0       | 0  | 1  |  |  |
| 0   | 1      | 0  | 0       | 1  | 0  |  |  |
| 1   | 0      | 0  | 1       | 0  | 0  |  |  |
| 1   | 1      | 1  | 0       | 0  | 0  |  |  |

**Note** that each output only has one valuation equal to 1, so the minimal expression is obtained expanding the canonical form obtained from the sum of products





### **Decoders**



Decoder with enable input

(Enable or strobe)



| Inputs |   |   |    | Out | puts |    |
|--------|---|---|----|-----|------|----|
| G      | В | Α | S3 | S2  | S1   | S0 |
| 0      | Χ | X | 0  | 0   | 0    | 0  |
| 1      | 0 | 0 | 0  | 0   | 0    | 1  |
| 1      | 0 | 1 | 0  | 0   | 1    | 0  |
| 1      | 1 | 0 | 0  | 1   | 0    | 0  |
| 1      | 1 | 1 | 1  | 0   | 0    | 0  |





### • Integrated circuit 74LS139



Note that the enable input and the outputs are low-level activated.

Low –level activated signals are shown: using a circle in the logic symbol

| •Prefixing the |             | • |  |
|----------------|-------------|---|--|
| slash symbol   | <b>'</b> /' |   |  |

| In | Inputs |   |     | Out | outs |            |
|----|--------|---|-----|-----|------|------------|
| /G | В      | Α | /S3 | /S2 | /S1  | <b>/S0</b> |
| 1  | X      | X | 1   | 1   | 1    | 1          |
| 0  | 0      | 0 | 1   | 1   | 1    | 0          |
| 0  | 0      | 1 | 1   | 1   | 0    | 1          |
| 0  | 1      | 0 | 1   | 0   | 1    | 1          |
| 0  | 1      | 1 | 0   | 1   | 1    | 1          |



# Non binary decoders

BCD to 7-segments Decoders (outputs are mutually exclusive)





|         |   | Inj | outs |   |   |   | Οι | ıtpu | ts |   |   |
|---------|---|-----|------|---|---|---|----|------|----|---|---|
| DECIMAL | D | C   | В    | Α | а | b | С  | d    | е  | f | g |
| 0       | 0 | 0   | 0    | 0 | 1 | 1 | 1  | 1    | 1  | 1 | 0 |
| 1       | 0 | 0   | 0    | 1 | 0 | 1 | 1  | 0    | 0  | 0 | 0 |
| 2       | 0 | 0   | 1    | 0 | 1 | 1 | 0  | 1    | 1  | 0 | 1 |
| 3       | 0 | 0   | 1    | 1 | 1 | 1 | 1  | 1    | 0  | 0 | 1 |
| 4       | 0 | 1   | 0    | 0 | 0 | 1 | 1  | 0    | 0  | 1 | 1 |
| 5       | 0 | 1   | 0    | 1 | 1 | 0 | 1  | 1    | 0  | 1 | 1 |
| 6       | 0 | 1   | 1    | 0 | 0 | 0 | 1  | 1    | 1  | 1 | 1 |
| 7       | 0 | 1   | 1    | 1 | 1 | 1 | 1  | 0    | 0  | 0 | 0 |
| 8       | 1 | 0   | 0    | 0 | 1 | 1 | 1  | 1    | 1  | 1 | 1 |
| 9       | 1 | 0   | 0    | 1 | 1 | 1 | 1  | 0    | 0  | 1 | 1 |





# **Composition of decoders**

**FCO** 

- The biggest commercial decoder circuit is: 4 to 16
- It is possible to implement decoders of bigger size composing smaller decoders

#### Example: 3 to 8 decoder (from 2 to 4 decoders)

| <b>E2</b>   | <b>E</b> 1 | <b>E0</b>   |                         |   |              |   | It          | is not      | active               |                                  |
|-------------|------------|-------------|-------------------------|---|--------------|---|-------------|-------------|----------------------|----------------------------------|
| 0<br>0<br>0 | 0 0 1      | 0<br>1<br>0 | /DEC0<br>/DEC1<br>/DEC2 |   |              | Ţ |             | A<br>B<br>G | S0<br>S1<br>S2<br>S3 | /DEC0<br>/DEC1<br>/DEC2<br>/DEC3 |
| 0 1         | 1 0        | 1<br>0      | /DEC3 /DEC4             |   | E0 ——        | Щ |             | A           | S0 C                 | <br>/DEC4                        |
| 1           | <b>0 1</b> | 1 0         | /DEC5 /DEC6             | > | E1 1<br>E2 1 |   | >0 <u>0</u> | B<br>G      | S1 C<br>S2 C<br>S3 C | /DEC5<br>/DEC6<br>/DEC7          |
| 1           | 1          | 1           | /DEC7                   |   |              |   |             | It is ac    | ctive                |                                  |

Implementation of a 3 to 8 decoder from two 2 to 4 decoders and one 1 to 2 decoder.



# **Composition of decoders**

### **FCO**



# **Composition of decoders**

### **FCO**





**Encoders** 

Encoders realize the opposite function of decoders



- Binary encoder
- $m = 2^n$  inputs and n outputs
- The output string represents the number of the active input in binary format
- Encoders are used in input/output systems
- Example: The output string identifies the device which is demanding the processor attention
- When many devices demands the processor attention it is necessary to establish priorities



**Encoders** 



Binary encoder (with priority)

|            | Inp       | Out | outs |    |    |
|------------|-----------|-----|------|----|----|
| <b>E</b> 3 | <b>E2</b> | E1  | E0   | S1 | S0 |
| 0          | 0         | 0   | 0    | 0  | 0  |
| 0          | 0         | 0   | 1    | 0  | 0  |
| 0          | 0         | 1   | X    | 0  | 1  |
| 0          | 1         | X   | X    | 1  | 0  |
| 1          | X         | X   | X    | 1  | 1  |

The input of higher weight has priority on those of lower weight

## **Multiplexors**

- Selection inputs are used to connect one and only one of the inputs with the output
- They are widely used in data-paths used in computers systems





Multiplexor



|   | JTS OF<br>ECTION | OUTPUT    |
|---|------------------|-----------|
| В | Α                | S         |
| 0 | 0                | E0        |
| 0 | 1                | E1        |
| 1 | 0                | <b>E2</b> |
| 1 | 1                | E3        |



| _ | ts of<br>ction |    | Inpu<br>Da | Output |    |   |
|---|----------------|----|------------|--------|----|---|
| В | Α              | E3 | E2         | E1     | E0 | S |
| 0 | 0              | X  | X          | X      | 0  | 0 |
| 0 | 0              | X  | X          | X      | 1  | 1 |
| 0 | 1              | X  | X          | 0      | X  | 0 |
| 0 | 1              | X  | X          | 1      | X  | 1 |
| 1 | 0              | X  | 0          | X      | X  | 0 |
| 1 | 0              | X  | 1          | X      | X  | 1 |
| 1 | 1              | 0  | X          | X      | X  | 0 |
| 1 | 1              | 1  | X          | X      | X  | 1 |

**Extended truth table** 



# **Multiplexors**

Example of the design of a 2 data-inputs MUX





# **Composition of multiplexers**

### **FCO**

#### 8 data-inputs MUX built from 4 data-inputs MUX's

| S2 | S1 | S0 | S         |
|----|----|----|-----------|
| 0  | 0  | 0  | <b>D0</b> |
| 0  | 0  | 1  | <b>D1</b> |
| 0  | 1  | 0  | <b>D2</b> |
| 0  | 1  | 1  | <b>D3</b> |
| 1  | 0  | 0  | <b>D4</b> |
| 1  | 0  | 1  | <b>D5</b> |
| 1  | 1  | 0  | <b>D6</b> |
| 1  | 1  | 1  | <b>D7</b> |





## **Composition of multiplexers**

### **FCO**

#### Method:

- It is desired to implement a 1024 data inputs MUX. It can be used 3 selection-inputs MUX as many as necessary.
- How many 3 selection-inputs MUX are necessary?
- How the 3 selection-inputs MUX should be connected?





# **Composition of multiplexers**



- To cover 1024 data-inputs MUX from 8 data-inputs MUX
   we need 1024 / 8 = 128 8 data-inputs MUX in the first level.
- To cover the 128 outputs of the Muxes of the first level
   we need 128 / 8 = 16 128 8 data-inputs MUX in the second level.
- To cover the 16 outputs of the Muxes of the second level
   we need 16 / 8 = 2
   8 data-inputs MUX in the third level.
- To cover the outputs of the muxes of the third level we only need one 1 mux.
  - The last mux can be configures as follows:





# Multiplexors for data of *n*-bits

### **FCO**

- Multiplexors with data-inputs of many bits.
  - Example: 8 data-inputs MUX each input of 4 bits





# Multiplexors for data of *n*-bits

**FCO** 

Example of the use of 4 data-inputs MUX



## **Demultiplexors**

**FCO** 

- Demux can be built from decoders
- Demux are used to enable devices









# **Computers Fundamentals**

Subject 3. Basic combinatorial blocks